| ; RUN: llc < %s -mtriple=arm64-eabi -aarch64-neon-syntax=apple | FileCheck %s |
| |
| |
| define <8 x i16> @sabdl8h(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
| ;CHECK-LABEL: sabdl8h: |
| ;CHECK: sabdl.8h |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.sabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4 = zext <8 x i8> %tmp3 to <8 x i16> |
| ret <8 x i16> %tmp4 |
| } |
| |
| define <4 x i32> @sabdl4s(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
| ;CHECK-LABEL: sabdl4s: |
| ;CHECK: sabdl.4s |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.sabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4 = zext <4 x i16> %tmp3 to <4 x i32> |
| ret <4 x i32> %tmp4 |
| } |
| |
| define <2 x i64> @sabdl2d(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
| ;CHECK-LABEL: sabdl2d: |
| ;CHECK: sabdl.2d |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4 = zext <2 x i32> %tmp3 to <2 x i64> |
| ret <2 x i64> %tmp4 |
| } |
| |
| define <8 x i16> @sabdl2_8h(<16 x i8>* %A, <16 x i8>* %B) nounwind { |
| ;CHECK-LABEL: sabdl2_8h: |
| ;CHECK: sabdl.8h |
| %load1 = load <16 x i8>, <16 x i8>* %A |
| %load2 = load <16 x i8>, <16 x i8>* %B |
| %tmp1 = shufflevector <16 x i8> %load1, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| %tmp2 = shufflevector <16 x i8> %load2, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.sabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4 = zext <8 x i8> %tmp3 to <8 x i16> |
| ret <8 x i16> %tmp4 |
| } |
| |
| define <4 x i32> @sabdl2_4s(<8 x i16>* %A, <8 x i16>* %B) nounwind { |
| ;CHECK-LABEL: sabdl2_4s: |
| ;CHECK: sabdl.4s |
| %load1 = load <8 x i16>, <8 x i16>* %A |
| %load2 = load <8 x i16>, <8 x i16>* %B |
| %tmp1 = shufflevector <8 x i16> %load1, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp2 = shufflevector <8 x i16> %load2, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.sabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4 = zext <4 x i16> %tmp3 to <4 x i32> |
| ret <4 x i32> %tmp4 |
| } |
| |
| define <2 x i64> @sabdl2_2d(<4 x i32>* %A, <4 x i32>* %B) nounwind { |
| ;CHECK-LABEL: sabdl2_2d: |
| ;CHECK: sabdl.2d |
| %load1 = load <4 x i32>, <4 x i32>* %A |
| %load2 = load <4 x i32>, <4 x i32>* %B |
| %tmp1 = shufflevector <4 x i32> %load1, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp2 = shufflevector <4 x i32> %load2, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4 = zext <2 x i32> %tmp3 to <2 x i64> |
| ret <2 x i64> %tmp4 |
| } |
| |
| define <8 x i16> @uabdl8h(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
| ;CHECK-LABEL: uabdl8h: |
| ;CHECK: uabdl.8h |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.uabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4 = zext <8 x i8> %tmp3 to <8 x i16> |
| ret <8 x i16> %tmp4 |
| } |
| |
| define <4 x i32> @uabdl4s(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
| ;CHECK-LABEL: uabdl4s: |
| ;CHECK: uabdl.4s |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.uabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4 = zext <4 x i16> %tmp3 to <4 x i32> |
| ret <4 x i32> %tmp4 |
| } |
| |
| define <2 x i64> @uabdl2d(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
| ;CHECK-LABEL: uabdl2d: |
| ;CHECK: uabdl.2d |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4 = zext <2 x i32> %tmp3 to <2 x i64> |
| ret <2 x i64> %tmp4 |
| } |
| |
| define <8 x i16> @uabdl2_8h(<16 x i8>* %A, <16 x i8>* %B) nounwind { |
| ;CHECK-LABEL: uabdl2_8h: |
| ;CHECK: uabdl.8h |
| %load1 = load <16 x i8>, <16 x i8>* %A |
| %load2 = load <16 x i8>, <16 x i8>* %B |
| %tmp1 = shufflevector <16 x i8> %load1, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| %tmp2 = shufflevector <16 x i8> %load2, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.uabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4 = zext <8 x i8> %tmp3 to <8 x i16> |
| ret <8 x i16> %tmp4 |
| } |
| |
| define <4 x i32> @uabdl2_4s(<8 x i16>* %A, <8 x i16>* %B) nounwind { |
| ;CHECK-LABEL: uabdl2_4s: |
| ;CHECK: uabdl.4s |
| %load1 = load <8 x i16>, <8 x i16>* %A |
| %load2 = load <8 x i16>, <8 x i16>* %B |
| %tmp1 = shufflevector <8 x i16> %load1, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp2 = shufflevector <8 x i16> %load2, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.uabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4 = zext <4 x i16> %tmp3 to <4 x i32> |
| ret <4 x i32> %tmp4 |
| } |
| |
| define <2 x i64> @uabdl2_2d(<4 x i32>* %A, <4 x i32>* %B) nounwind { |
| ;CHECK-LABEL: uabdl2_2d: |
| ;CHECK: uabdl.2d |
| %load1 = load <4 x i32>, <4 x i32>* %A |
| %load2 = load <4 x i32>, <4 x i32>* %B |
| %tmp1 = shufflevector <4 x i32> %load1, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp2 = shufflevector <4 x i32> %load2, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4 = zext <2 x i32> %tmp3 to <2 x i64> |
| ret <2 x i64> %tmp4 |
| } |
| |
| declare i16 @llvm.experimental.vector.reduce.add.i16.v16i16(<16 x i16>) |
| |
| define i16 @uabdl8h_rdx(<16 x i8>* %a, <16 x i8>* %b) { |
| ; CHECK-LABEL: uabdl8h_rdx |
| ; CHECK: uabdl2.8h |
| ; CHECK: uabdl.8h |
| %aload = load <16 x i8>, <16 x i8>* %a, align 1 |
| %bload = load <16 x i8>, <16 x i8>* %b, align 1 |
| %aext = zext <16 x i8> %aload to <16 x i16> |
| %bext = zext <16 x i8> %bload to <16 x i16> |
| %abdiff = sub nsw <16 x i16> %aext, %bext |
| %abcmp = icmp slt <16 x i16> %abdiff, zeroinitializer |
| %ababs = sub nsw <16 x i16> zeroinitializer, %abdiff |
| %absel = select <16 x i1> %abcmp, <16 x i16> %ababs, <16 x i16> %abdiff |
| %reduced_v = call i16 @llvm.experimental.vector.reduce.add.i16.v16i16(<16 x i16> %absel) |
| ret i16 %reduced_v |
| } |
| |
| declare i32 @llvm.experimental.vector.reduce.add.i32.v8i32(<8 x i32>) |
| |
| define i32 @uabdl4s_rdx(<8 x i16>* %a, <8 x i16>* %b) { |
| ; CHECK-LABEL: uabdl4s_rdx |
| ; CHECK: uabdl2.4s |
| ; CHECK: uabdl.4s |
| %aload = load <8 x i16>, <8 x i16>* %a, align 1 |
| %bload = load <8 x i16>, <8 x i16>* %b, align 1 |
| %aext = zext <8 x i16> %aload to <8 x i32> |
| %bext = zext <8 x i16> %bload to <8 x i32> |
| %abdiff = sub nsw <8 x i32> %aext, %bext |
| %abcmp = icmp slt <8 x i32> %abdiff, zeroinitializer |
| %ababs = sub nsw <8 x i32> zeroinitializer, %abdiff |
| %absel = select <8 x i1> %abcmp, <8 x i32> %ababs, <8 x i32> %abdiff |
| %reduced_v = call i32 @llvm.experimental.vector.reduce.add.i32.v8i32(<8 x i32> %absel) |
| ret i32 %reduced_v |
| } |
| |
| declare i64 @llvm.experimental.vector.reduce.add.i64.v4i64(<4 x i64>) |
| |
| define i64 @uabdl2d_rdx(<4 x i32>* %a, <4 x i32>* %b, i32 %h) { |
| ; CHECK: uabdl2d_rdx |
| ; CHECK: uabdl2.2d |
| ; CHECK: uabdl.2d |
| %aload = load <4 x i32>, <4 x i32>* %a, align 1 |
| %bload = load <4 x i32>, <4 x i32>* %b, align 1 |
| %aext = zext <4 x i32> %aload to <4 x i64> |
| %bext = zext <4 x i32> %bload to <4 x i64> |
| %abdiff = sub nsw <4 x i64> %aext, %bext |
| %abcmp = icmp slt <4 x i64> %abdiff, zeroinitializer |
| %ababs = sub nsw <4 x i64> zeroinitializer, %abdiff |
| %absel = select <4 x i1> %abcmp, <4 x i64> %ababs, <4 x i64> %abdiff |
| %reduced_v = call i64 @llvm.experimental.vector.reduce.add.i64.v4i64(<4 x i64> %absel) |
| ret i64 %reduced_v |
| } |
| |
| define <2 x float> @fabd_2s(<2 x float>* %A, <2 x float>* %B) nounwind { |
| ;CHECK-LABEL: fabd_2s: |
| ;CHECK: fabd.2s |
| %tmp1 = load <2 x float>, <2 x float>* %A |
| %tmp2 = load <2 x float>, <2 x float>* %B |
| %tmp3 = call <2 x float> @llvm.aarch64.neon.fabd.v2f32(<2 x float> %tmp1, <2 x float> %tmp2) |
| ret <2 x float> %tmp3 |
| } |
| |
| define <4 x float> @fabd_4s(<4 x float>* %A, <4 x float>* %B) nounwind { |
| ;CHECK-LABEL: fabd_4s: |
| ;CHECK: fabd.4s |
| %tmp1 = load <4 x float>, <4 x float>* %A |
| %tmp2 = load <4 x float>, <4 x float>* %B |
| %tmp3 = call <4 x float> @llvm.aarch64.neon.fabd.v4f32(<4 x float> %tmp1, <4 x float> %tmp2) |
| ret <4 x float> %tmp3 |
| } |
| |
| define <2 x double> @fabd_2d(<2 x double>* %A, <2 x double>* %B) nounwind { |
| ;CHECK-LABEL: fabd_2d: |
| ;CHECK: fabd.2d |
| %tmp1 = load <2 x double>, <2 x double>* %A |
| %tmp2 = load <2 x double>, <2 x double>* %B |
| %tmp3 = call <2 x double> @llvm.aarch64.neon.fabd.v2f64(<2 x double> %tmp1, <2 x double> %tmp2) |
| ret <2 x double> %tmp3 |
| } |
| |
| declare <2 x float> @llvm.aarch64.neon.fabd.v2f32(<2 x float>, <2 x float>) nounwind readnone |
| declare <4 x float> @llvm.aarch64.neon.fabd.v4f32(<4 x float>, <4 x float>) nounwind readnone |
| declare <2 x double> @llvm.aarch64.neon.fabd.v2f64(<2 x double>, <2 x double>) nounwind readnone |
| |
| define <2 x float> @fabd_2s_from_fsub_fabs(<2 x float>* %A, <2 x float>* %B) nounwind { |
| ;CHECK-LABEL: fabd_2s_from_fsub_fabs: |
| ;CHECK: fabd.2s |
| %tmp1 = load <2 x float>, <2 x float>* %A |
| %tmp2 = load <2 x float>, <2 x float>* %B |
| %sub = fsub <2 x float> %tmp1, %tmp2 |
| %abs = call <2 x float> @llvm.fabs.v2f32(<2 x float> %sub) |
| ret <2 x float> %abs |
| } |
| |
| define <4 x float> @fabd_4s_from_fsub_fabs(<4 x float>* %A, <4 x float>* %B) nounwind { |
| ;CHECK-LABEL: fabd_4s_from_fsub_fabs: |
| ;CHECK: fabd.4s |
| %tmp1 = load <4 x float>, <4 x float>* %A |
| %tmp2 = load <4 x float>, <4 x float>* %B |
| %sub = fsub <4 x float> %tmp1, %tmp2 |
| %abs = call <4 x float> @llvm.fabs.v4f32(<4 x float> %sub) |
| ret <4 x float> %abs |
| } |
| |
| define <2 x double> @fabd_2d_from_fsub_fabs(<2 x double>* %A, <2 x double>* %B) nounwind { |
| ;CHECK-LABEL: fabd_2d_from_fsub_fabs: |
| ;CHECK: fabd.2d |
| %tmp1 = load <2 x double>, <2 x double>* %A |
| %tmp2 = load <2 x double>, <2 x double>* %B |
| %sub = fsub <2 x double> %tmp1, %tmp2 |
| %abs = call <2 x double> @llvm.fabs.v2f64(<2 x double> %sub) |
| ret <2 x double> %abs |
| } |
| |
| declare <2 x float> @llvm.fabs.v2f32(<2 x float>) nounwind readnone |
| declare <4 x float> @llvm.fabs.v4f32(<4 x float>) nounwind readnone |
| declare <2 x double> @llvm.fabs.v2f64(<2 x double>) nounwind readnone |
| |
| define <8 x i8> @sabd_8b(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
| ;CHECK-LABEL: sabd_8b: |
| ;CHECK: sabd.8b |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.sabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| ret <8 x i8> %tmp3 |
| } |
| |
| define <16 x i8> @sabd_16b(<16 x i8>* %A, <16 x i8>* %B) nounwind { |
| ;CHECK-LABEL: sabd_16b: |
| ;CHECK: sabd.16b |
| %tmp1 = load <16 x i8>, <16 x i8>* %A |
| %tmp2 = load <16 x i8>, <16 x i8>* %B |
| %tmp3 = call <16 x i8> @llvm.aarch64.neon.sabd.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2) |
| ret <16 x i8> %tmp3 |
| } |
| |
| define <4 x i16> @sabd_4h(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
| ;CHECK-LABEL: sabd_4h: |
| ;CHECK: sabd.4h |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.sabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| ret <4 x i16> %tmp3 |
| } |
| |
| define <8 x i16> @sabd_8h(<8 x i16>* %A, <8 x i16>* %B) nounwind { |
| ;CHECK-LABEL: sabd_8h: |
| ;CHECK: sabd.8h |
| %tmp1 = load <8 x i16>, <8 x i16>* %A |
| %tmp2 = load <8 x i16>, <8 x i16>* %B |
| %tmp3 = call <8 x i16> @llvm.aarch64.neon.sabd.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2) |
| ret <8 x i16> %tmp3 |
| } |
| |
| define <2 x i32> @sabd_2s(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
| ;CHECK-LABEL: sabd_2s: |
| ;CHECK: sabd.2s |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| ret <2 x i32> %tmp3 |
| } |
| |
| define <4 x i32> @sabd_4s(<4 x i32>* %A, <4 x i32>* %B) nounwind { |
| ;CHECK-LABEL: sabd_4s: |
| ;CHECK: sabd.4s |
| %tmp1 = load <4 x i32>, <4 x i32>* %A |
| %tmp2 = load <4 x i32>, <4 x i32>* %B |
| %tmp3 = call <4 x i32> @llvm.aarch64.neon.sabd.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2) |
| ret <4 x i32> %tmp3 |
| } |
| |
| declare <8 x i8> @llvm.aarch64.neon.sabd.v8i8(<8 x i8>, <8 x i8>) nounwind readnone |
| declare <16 x i8> @llvm.aarch64.neon.sabd.v16i8(<16 x i8>, <16 x i8>) nounwind readnone |
| declare <4 x i16> @llvm.aarch64.neon.sabd.v4i16(<4 x i16>, <4 x i16>) nounwind readnone |
| declare <8 x i16> @llvm.aarch64.neon.sabd.v8i16(<8 x i16>, <8 x i16>) nounwind readnone |
| declare <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32>, <2 x i32>) nounwind readnone |
| declare <4 x i32> @llvm.aarch64.neon.sabd.v4i32(<4 x i32>, <4 x i32>) nounwind readnone |
| |
| define <8 x i8> @uabd_8b(<8 x i8>* %A, <8 x i8>* %B) nounwind { |
| ;CHECK-LABEL: uabd_8b: |
| ;CHECK: uabd.8b |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.uabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| ret <8 x i8> %tmp3 |
| } |
| |
| define <16 x i8> @uabd_16b(<16 x i8>* %A, <16 x i8>* %B) nounwind { |
| ;CHECK-LABEL: uabd_16b: |
| ;CHECK: uabd.16b |
| %tmp1 = load <16 x i8>, <16 x i8>* %A |
| %tmp2 = load <16 x i8>, <16 x i8>* %B |
| %tmp3 = call <16 x i8> @llvm.aarch64.neon.uabd.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2) |
| ret <16 x i8> %tmp3 |
| } |
| |
| define <4 x i16> @uabd_4h(<4 x i16>* %A, <4 x i16>* %B) nounwind { |
| ;CHECK-LABEL: uabd_4h: |
| ;CHECK: uabd.4h |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.uabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| ret <4 x i16> %tmp3 |
| } |
| |
| define <8 x i16> @uabd_8h(<8 x i16>* %A, <8 x i16>* %B) nounwind { |
| ;CHECK-LABEL: uabd_8h: |
| ;CHECK: uabd.8h |
| %tmp1 = load <8 x i16>, <8 x i16>* %A |
| %tmp2 = load <8 x i16>, <8 x i16>* %B |
| %tmp3 = call <8 x i16> @llvm.aarch64.neon.uabd.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2) |
| ret <8 x i16> %tmp3 |
| } |
| |
| define <2 x i32> @uabd_2s(<2 x i32>* %A, <2 x i32>* %B) nounwind { |
| ;CHECK-LABEL: uabd_2s: |
| ;CHECK: uabd.2s |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| ret <2 x i32> %tmp3 |
| } |
| |
| define <4 x i32> @uabd_4s(<4 x i32>* %A, <4 x i32>* %B) nounwind { |
| ;CHECK-LABEL: uabd_4s: |
| ;CHECK: uabd.4s |
| %tmp1 = load <4 x i32>, <4 x i32>* %A |
| %tmp2 = load <4 x i32>, <4 x i32>* %B |
| %tmp3 = call <4 x i32> @llvm.aarch64.neon.uabd.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2) |
| ret <4 x i32> %tmp3 |
| } |
| |
| declare <8 x i8> @llvm.aarch64.neon.uabd.v8i8(<8 x i8>, <8 x i8>) nounwind readnone |
| declare <16 x i8> @llvm.aarch64.neon.uabd.v16i8(<16 x i8>, <16 x i8>) nounwind readnone |
| declare <4 x i16> @llvm.aarch64.neon.uabd.v4i16(<4 x i16>, <4 x i16>) nounwind readnone |
| declare <8 x i16> @llvm.aarch64.neon.uabd.v8i16(<8 x i16>, <8 x i16>) nounwind readnone |
| declare <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32>, <2 x i32>) nounwind readnone |
| declare <4 x i32> @llvm.aarch64.neon.uabd.v4i32(<4 x i32>, <4 x i32>) nounwind readnone |
| |
| define <8 x i8> @sqabs_8b(<8 x i8>* %A) nounwind { |
| ;CHECK-LABEL: sqabs_8b: |
| ;CHECK: sqabs.8b |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.sqabs.v8i8(<8 x i8> %tmp1) |
| ret <8 x i8> %tmp3 |
| } |
| |
| define <16 x i8> @sqabs_16b(<16 x i8>* %A) nounwind { |
| ;CHECK-LABEL: sqabs_16b: |
| ;CHECK: sqabs.16b |
| %tmp1 = load <16 x i8>, <16 x i8>* %A |
| %tmp3 = call <16 x i8> @llvm.aarch64.neon.sqabs.v16i8(<16 x i8> %tmp1) |
| ret <16 x i8> %tmp3 |
| } |
| |
| define <4 x i16> @sqabs_4h(<4 x i16>* %A) nounwind { |
| ;CHECK-LABEL: sqabs_4h: |
| ;CHECK: sqabs.4h |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.sqabs.v4i16(<4 x i16> %tmp1) |
| ret <4 x i16> %tmp3 |
| } |
| |
| define <8 x i16> @sqabs_8h(<8 x i16>* %A) nounwind { |
| ;CHECK-LABEL: sqabs_8h: |
| ;CHECK: sqabs.8h |
| %tmp1 = load <8 x i16>, <8 x i16>* %A |
| %tmp3 = call <8 x i16> @llvm.aarch64.neon.sqabs.v8i16(<8 x i16> %tmp1) |
| ret <8 x i16> %tmp3 |
| } |
| |
| define <2 x i32> @sqabs_2s(<2 x i32>* %A) nounwind { |
| ;CHECK-LABEL: sqabs_2s: |
| ;CHECK: sqabs.2s |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.sqabs.v2i32(<2 x i32> %tmp1) |
| ret <2 x i32> %tmp3 |
| } |
| |
| define <4 x i32> @sqabs_4s(<4 x i32>* %A) nounwind { |
| ;CHECK-LABEL: sqabs_4s: |
| ;CHECK: sqabs.4s |
| %tmp1 = load <4 x i32>, <4 x i32>* %A |
| %tmp3 = call <4 x i32> @llvm.aarch64.neon.sqabs.v4i32(<4 x i32> %tmp1) |
| ret <4 x i32> %tmp3 |
| } |
| |
| declare <8 x i8> @llvm.aarch64.neon.sqabs.v8i8(<8 x i8>) nounwind readnone |
| declare <16 x i8> @llvm.aarch64.neon.sqabs.v16i8(<16 x i8>) nounwind readnone |
| declare <4 x i16> @llvm.aarch64.neon.sqabs.v4i16(<4 x i16>) nounwind readnone |
| declare <8 x i16> @llvm.aarch64.neon.sqabs.v8i16(<8 x i16>) nounwind readnone |
| declare <2 x i32> @llvm.aarch64.neon.sqabs.v2i32(<2 x i32>) nounwind readnone |
| declare <4 x i32> @llvm.aarch64.neon.sqabs.v4i32(<4 x i32>) nounwind readnone |
| |
| define <8 x i8> @sqneg_8b(<8 x i8>* %A) nounwind { |
| ;CHECK-LABEL: sqneg_8b: |
| ;CHECK: sqneg.8b |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.sqneg.v8i8(<8 x i8> %tmp1) |
| ret <8 x i8> %tmp3 |
| } |
| |
| define <16 x i8> @sqneg_16b(<16 x i8>* %A) nounwind { |
| ;CHECK-LABEL: sqneg_16b: |
| ;CHECK: sqneg.16b |
| %tmp1 = load <16 x i8>, <16 x i8>* %A |
| %tmp3 = call <16 x i8> @llvm.aarch64.neon.sqneg.v16i8(<16 x i8> %tmp1) |
| ret <16 x i8> %tmp3 |
| } |
| |
| define <4 x i16> @sqneg_4h(<4 x i16>* %A) nounwind { |
| ;CHECK-LABEL: sqneg_4h: |
| ;CHECK: sqneg.4h |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.sqneg.v4i16(<4 x i16> %tmp1) |
| ret <4 x i16> %tmp3 |
| } |
| |
| define <8 x i16> @sqneg_8h(<8 x i16>* %A) nounwind { |
| ;CHECK-LABEL: sqneg_8h: |
| ;CHECK: sqneg.8h |
| %tmp1 = load <8 x i16>, <8 x i16>* %A |
| %tmp3 = call <8 x i16> @llvm.aarch64.neon.sqneg.v8i16(<8 x i16> %tmp1) |
| ret <8 x i16> %tmp3 |
| } |
| |
| define <2 x i32> @sqneg_2s(<2 x i32>* %A) nounwind { |
| ;CHECK-LABEL: sqneg_2s: |
| ;CHECK: sqneg.2s |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.sqneg.v2i32(<2 x i32> %tmp1) |
| ret <2 x i32> %tmp3 |
| } |
| |
| define <4 x i32> @sqneg_4s(<4 x i32>* %A) nounwind { |
| ;CHECK-LABEL: sqneg_4s: |
| ;CHECK: sqneg.4s |
| %tmp1 = load <4 x i32>, <4 x i32>* %A |
| %tmp3 = call <4 x i32> @llvm.aarch64.neon.sqneg.v4i32(<4 x i32> %tmp1) |
| ret <4 x i32> %tmp3 |
| } |
| |
| declare <8 x i8> @llvm.aarch64.neon.sqneg.v8i8(<8 x i8>) nounwind readnone |
| declare <16 x i8> @llvm.aarch64.neon.sqneg.v16i8(<16 x i8>) nounwind readnone |
| declare <4 x i16> @llvm.aarch64.neon.sqneg.v4i16(<4 x i16>) nounwind readnone |
| declare <8 x i16> @llvm.aarch64.neon.sqneg.v8i16(<8 x i16>) nounwind readnone |
| declare <2 x i32> @llvm.aarch64.neon.sqneg.v2i32(<2 x i32>) nounwind readnone |
| declare <4 x i32> @llvm.aarch64.neon.sqneg.v4i32(<4 x i32>) nounwind readnone |
| |
| define <8 x i8> @abs_8b(<8 x i8>* %A) nounwind { |
| ;CHECK-LABEL: abs_8b: |
| ;CHECK: abs.8b |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.abs.v8i8(<8 x i8> %tmp1) |
| ret <8 x i8> %tmp3 |
| } |
| |
| define <16 x i8> @abs_16b(<16 x i8>* %A) nounwind { |
| ;CHECK-LABEL: abs_16b: |
| ;CHECK: abs.16b |
| %tmp1 = load <16 x i8>, <16 x i8>* %A |
| %tmp3 = call <16 x i8> @llvm.aarch64.neon.abs.v16i8(<16 x i8> %tmp1) |
| ret <16 x i8> %tmp3 |
| } |
| |
| define <4 x i16> @abs_4h(<4 x i16>* %A) nounwind { |
| ;CHECK-LABEL: abs_4h: |
| ;CHECK: abs.4h |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.abs.v4i16(<4 x i16> %tmp1) |
| ret <4 x i16> %tmp3 |
| } |
| |
| define <8 x i16> @abs_8h(<8 x i16>* %A) nounwind { |
| ;CHECK-LABEL: abs_8h: |
| ;CHECK: abs.8h |
| %tmp1 = load <8 x i16>, <8 x i16>* %A |
| %tmp3 = call <8 x i16> @llvm.aarch64.neon.abs.v8i16(<8 x i16> %tmp1) |
| ret <8 x i16> %tmp3 |
| } |
| |
| define <2 x i32> @abs_2s(<2 x i32>* %A) nounwind { |
| ;CHECK-LABEL: abs_2s: |
| ;CHECK: abs.2s |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.abs.v2i32(<2 x i32> %tmp1) |
| ret <2 x i32> %tmp3 |
| } |
| |
| define <4 x i32> @abs_4s(<4 x i32>* %A) nounwind { |
| ;CHECK-LABEL: abs_4s: |
| ;CHECK: abs.4s |
| %tmp1 = load <4 x i32>, <4 x i32>* %A |
| %tmp3 = call <4 x i32> @llvm.aarch64.neon.abs.v4i32(<4 x i32> %tmp1) |
| ret <4 x i32> %tmp3 |
| } |
| |
| define <1 x i64> @abs_1d(<1 x i64> %A) nounwind { |
| ; CHECK-LABEL: abs_1d: |
| ; CHECK: abs d0, d0 |
| %abs = call <1 x i64> @llvm.aarch64.neon.abs.v1i64(<1 x i64> %A) |
| ret <1 x i64> %abs |
| } |
| |
| define i64 @abs_1d_honestly(i64 %A) nounwind { |
| ; CHECK-LABEL: abs_1d_honestly: |
| ; CHECK: abs d0, d0 |
| %abs = call i64 @llvm.aarch64.neon.abs.i64(i64 %A) |
| ret i64 %abs |
| } |
| |
| declare <8 x i8> @llvm.aarch64.neon.abs.v8i8(<8 x i8>) nounwind readnone |
| declare <16 x i8> @llvm.aarch64.neon.abs.v16i8(<16 x i8>) nounwind readnone |
| declare <4 x i16> @llvm.aarch64.neon.abs.v4i16(<4 x i16>) nounwind readnone |
| declare <8 x i16> @llvm.aarch64.neon.abs.v8i16(<8 x i16>) nounwind readnone |
| declare <2 x i32> @llvm.aarch64.neon.abs.v2i32(<2 x i32>) nounwind readnone |
| declare <4 x i32> @llvm.aarch64.neon.abs.v4i32(<4 x i32>) nounwind readnone |
| declare <1 x i64> @llvm.aarch64.neon.abs.v1i64(<1 x i64>) nounwind readnone |
| declare i64 @llvm.aarch64.neon.abs.i64(i64) nounwind readnone |
| |
| define <8 x i16> @sabal8h(<8 x i8>* %A, <8 x i8>* %B, <8 x i16>* %C) nounwind { |
| ;CHECK-LABEL: sabal8h: |
| ;CHECK: sabal.8h |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = load <8 x i16>, <8 x i16>* %C |
| %tmp4 = call <8 x i8> @llvm.aarch64.neon.sabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4.1 = zext <8 x i8> %tmp4 to <8 x i16> |
| %tmp5 = add <8 x i16> %tmp3, %tmp4.1 |
| ret <8 x i16> %tmp5 |
| } |
| |
| define <4 x i32> @sabal4s(<4 x i16>* %A, <4 x i16>* %B, <4 x i32>* %C) nounwind { |
| ;CHECK-LABEL: sabal4s: |
| ;CHECK: sabal.4s |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = load <4 x i32>, <4 x i32>* %C |
| %tmp4 = call <4 x i16> @llvm.aarch64.neon.sabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4.1 = zext <4 x i16> %tmp4 to <4 x i32> |
| %tmp5 = add <4 x i32> %tmp3, %tmp4.1 |
| ret <4 x i32> %tmp5 |
| } |
| |
| define <2 x i64> @sabal2d(<2 x i32>* %A, <2 x i32>* %B, <2 x i64>* %C) nounwind { |
| ;CHECK-LABEL: sabal2d: |
| ;CHECK: sabal.2d |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = load <2 x i64>, <2 x i64>* %C |
| %tmp4 = call <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4.1 = zext <2 x i32> %tmp4 to <2 x i64> |
| %tmp4.1.1 = zext <2 x i32> %tmp4 to <2 x i64> |
| %tmp5 = add <2 x i64> %tmp3, %tmp4.1 |
| ret <2 x i64> %tmp5 |
| } |
| |
| define <8 x i16> @sabal2_8h(<16 x i8>* %A, <16 x i8>* %B, <8 x i16>* %C) nounwind { |
| ;CHECK-LABEL: sabal2_8h: |
| ;CHECK: sabal.8h |
| %load1 = load <16 x i8>, <16 x i8>* %A |
| %load2 = load <16 x i8>, <16 x i8>* %B |
| %tmp3 = load <8 x i16>, <8 x i16>* %C |
| %tmp1 = shufflevector <16 x i8> %load1, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| %tmp2 = shufflevector <16 x i8> %load2, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| %tmp4 = call <8 x i8> @llvm.aarch64.neon.sabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4.1 = zext <8 x i8> %tmp4 to <8 x i16> |
| %tmp5 = add <8 x i16> %tmp3, %tmp4.1 |
| ret <8 x i16> %tmp5 |
| } |
| |
| define <4 x i32> @sabal2_4s(<8 x i16>* %A, <8 x i16>* %B, <4 x i32>* %C) nounwind { |
| ;CHECK-LABEL: sabal2_4s: |
| ;CHECK: sabal.4s |
| %load1 = load <8 x i16>, <8 x i16>* %A |
| %load2 = load <8 x i16>, <8 x i16>* %B |
| %tmp3 = load <4 x i32>, <4 x i32>* %C |
| %tmp1 = shufflevector <8 x i16> %load1, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp2 = shufflevector <8 x i16> %load2, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp4 = call <4 x i16> @llvm.aarch64.neon.sabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4.1 = zext <4 x i16> %tmp4 to <4 x i32> |
| %tmp5 = add <4 x i32> %tmp3, %tmp4.1 |
| ret <4 x i32> %tmp5 |
| } |
| |
| define <2 x i64> @sabal2_2d(<4 x i32>* %A, <4 x i32>* %B, <2 x i64>* %C) nounwind { |
| ;CHECK-LABEL: sabal2_2d: |
| ;CHECK: sabal.2d |
| %load1 = load <4 x i32>, <4 x i32>* %A |
| %load2 = load <4 x i32>, <4 x i32>* %B |
| %tmp3 = load <2 x i64>, <2 x i64>* %C |
| %tmp1 = shufflevector <4 x i32> %load1, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp2 = shufflevector <4 x i32> %load2, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp4 = call <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4.1 = zext <2 x i32> %tmp4 to <2 x i64> |
| %tmp5 = add <2 x i64> %tmp3, %tmp4.1 |
| ret <2 x i64> %tmp5 |
| } |
| |
| define <8 x i16> @uabal8h(<8 x i8>* %A, <8 x i8>* %B, <8 x i16>* %C) nounwind { |
| ;CHECK-LABEL: uabal8h: |
| ;CHECK: uabal.8h |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = load <8 x i16>, <8 x i16>* %C |
| %tmp4 = call <8 x i8> @llvm.aarch64.neon.uabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4.1 = zext <8 x i8> %tmp4 to <8 x i16> |
| %tmp5 = add <8 x i16> %tmp3, %tmp4.1 |
| ret <8 x i16> %tmp5 |
| } |
| |
| define <4 x i32> @uabal4s(<4 x i16>* %A, <4 x i16>* %B, <4 x i32>* %C) nounwind { |
| ;CHECK-LABEL: uabal4s: |
| ;CHECK: uabal.4s |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = load <4 x i32>, <4 x i32>* %C |
| %tmp4 = call <4 x i16> @llvm.aarch64.neon.uabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4.1 = zext <4 x i16> %tmp4 to <4 x i32> |
| %tmp5 = add <4 x i32> %tmp3, %tmp4.1 |
| ret <4 x i32> %tmp5 |
| } |
| |
| define <2 x i64> @uabal2d(<2 x i32>* %A, <2 x i32>* %B, <2 x i64>* %C) nounwind { |
| ;CHECK-LABEL: uabal2d: |
| ;CHECK: uabal.2d |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = load <2 x i64>, <2 x i64>* %C |
| %tmp4 = call <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4.1 = zext <2 x i32> %tmp4 to <2 x i64> |
| %tmp5 = add <2 x i64> %tmp3, %tmp4.1 |
| ret <2 x i64> %tmp5 |
| } |
| |
| define <8 x i16> @uabal2_8h(<16 x i8>* %A, <16 x i8>* %B, <8 x i16>* %C) nounwind { |
| ;CHECK-LABEL: uabal2_8h: |
| ;CHECK: uabal.8h |
| %load1 = load <16 x i8>, <16 x i8>* %A |
| %load2 = load <16 x i8>, <16 x i8>* %B |
| %tmp3 = load <8 x i16>, <8 x i16>* %C |
| %tmp1 = shufflevector <16 x i8> %load1, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| %tmp2 = shufflevector <16 x i8> %load2, <16 x i8> undef, <8 x i32> <i32 8, i32 9, i32 10, i32 11, i32 12, i32 13, i32 14, i32 15> |
| %tmp4 = call <8 x i8> @llvm.aarch64.neon.uabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4.1 = zext <8 x i8> %tmp4 to <8 x i16> |
| %tmp5 = add <8 x i16> %tmp3, %tmp4.1 |
| ret <8 x i16> %tmp5 |
| } |
| |
| define <4 x i32> @uabal2_4s(<8 x i16>* %A, <8 x i16>* %B, <4 x i32>* %C) nounwind { |
| ;CHECK-LABEL: uabal2_4s: |
| ;CHECK: uabal.4s |
| %load1 = load <8 x i16>, <8 x i16>* %A |
| %load2 = load <8 x i16>, <8 x i16>* %B |
| %tmp3 = load <4 x i32>, <4 x i32>* %C |
| %tmp1 = shufflevector <8 x i16> %load1, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp2 = shufflevector <8 x i16> %load2, <8 x i16> undef, <4 x i32> <i32 4, i32 5, i32 6, i32 7> |
| %tmp4 = call <4 x i16> @llvm.aarch64.neon.uabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4.1 = zext <4 x i16> %tmp4 to <4 x i32> |
| %tmp5 = add <4 x i32> %tmp3, %tmp4.1 |
| ret <4 x i32> %tmp5 |
| } |
| |
| define <2 x i64> @uabal2_2d(<4 x i32>* %A, <4 x i32>* %B, <2 x i64>* %C) nounwind { |
| ;CHECK-LABEL: uabal2_2d: |
| ;CHECK: uabal.2d |
| %load1 = load <4 x i32>, <4 x i32>* %A |
| %load2 = load <4 x i32>, <4 x i32>* %B |
| %tmp3 = load <2 x i64>, <2 x i64>* %C |
| %tmp1 = shufflevector <4 x i32> %load1, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp2 = shufflevector <4 x i32> %load2, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| %tmp4 = call <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4.1 = zext <2 x i32> %tmp4 to <2 x i64> |
| %tmp5 = add <2 x i64> %tmp3, %tmp4.1 |
| ret <2 x i64> %tmp5 |
| } |
| |
| define <8 x i8> @saba_8b(<8 x i8>* %A, <8 x i8>* %B, <8 x i8>* %C) nounwind { |
| ;CHECK-LABEL: saba_8b: |
| ;CHECK: saba.8b |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.sabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4 = load <8 x i8>, <8 x i8>* %C |
| %tmp5 = add <8 x i8> %tmp3, %tmp4 |
| ret <8 x i8> %tmp5 |
| } |
| |
| define <16 x i8> @saba_16b(<16 x i8>* %A, <16 x i8>* %B, <16 x i8>* %C) nounwind { |
| ;CHECK-LABEL: saba_16b: |
| ;CHECK: saba.16b |
| %tmp1 = load <16 x i8>, <16 x i8>* %A |
| %tmp2 = load <16 x i8>, <16 x i8>* %B |
| %tmp3 = call <16 x i8> @llvm.aarch64.neon.sabd.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2) |
| %tmp4 = load <16 x i8>, <16 x i8>* %C |
| %tmp5 = add <16 x i8> %tmp3, %tmp4 |
| ret <16 x i8> %tmp5 |
| } |
| |
| define <4 x i16> @saba_4h(<4 x i16>* %A, <4 x i16>* %B, <4 x i16>* %C) nounwind { |
| ;CHECK-LABEL: saba_4h: |
| ;CHECK: saba.4h |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.sabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4 = load <4 x i16>, <4 x i16>* %C |
| %tmp5 = add <4 x i16> %tmp3, %tmp4 |
| ret <4 x i16> %tmp5 |
| } |
| |
| define <8 x i16> @saba_8h(<8 x i16>* %A, <8 x i16>* %B, <8 x i16>* %C) nounwind { |
| ;CHECK-LABEL: saba_8h: |
| ;CHECK: saba.8h |
| %tmp1 = load <8 x i16>, <8 x i16>* %A |
| %tmp2 = load <8 x i16>, <8 x i16>* %B |
| %tmp3 = call <8 x i16> @llvm.aarch64.neon.sabd.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2) |
| %tmp4 = load <8 x i16>, <8 x i16>* %C |
| %tmp5 = add <8 x i16> %tmp3, %tmp4 |
| ret <8 x i16> %tmp5 |
| } |
| |
| define <2 x i32> @saba_2s(<2 x i32>* %A, <2 x i32>* %B, <2 x i32>* %C) nounwind { |
| ;CHECK-LABEL: saba_2s: |
| ;CHECK: saba.2s |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4 = load <2 x i32>, <2 x i32>* %C |
| %tmp5 = add <2 x i32> %tmp3, %tmp4 |
| ret <2 x i32> %tmp5 |
| } |
| |
| define <4 x i32> @saba_4s(<4 x i32>* %A, <4 x i32>* %B, <4 x i32>* %C) nounwind { |
| ;CHECK-LABEL: saba_4s: |
| ;CHECK: saba.4s |
| %tmp1 = load <4 x i32>, <4 x i32>* %A |
| %tmp2 = load <4 x i32>, <4 x i32>* %B |
| %tmp3 = call <4 x i32> @llvm.aarch64.neon.sabd.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2) |
| %tmp4 = load <4 x i32>, <4 x i32>* %C |
| %tmp5 = add <4 x i32> %tmp3, %tmp4 |
| ret <4 x i32> %tmp5 |
| } |
| |
| define <8 x i8> @uaba_8b(<8 x i8>* %A, <8 x i8>* %B, <8 x i8>* %C) nounwind { |
| ;CHECK-LABEL: uaba_8b: |
| ;CHECK: uaba.8b |
| %tmp1 = load <8 x i8>, <8 x i8>* %A |
| %tmp2 = load <8 x i8>, <8 x i8>* %B |
| %tmp3 = call <8 x i8> @llvm.aarch64.neon.uabd.v8i8(<8 x i8> %tmp1, <8 x i8> %tmp2) |
| %tmp4 = load <8 x i8>, <8 x i8>* %C |
| %tmp5 = add <8 x i8> %tmp3, %tmp4 |
| ret <8 x i8> %tmp5 |
| } |
| |
| define <16 x i8> @uaba_16b(<16 x i8>* %A, <16 x i8>* %B, <16 x i8>* %C) nounwind { |
| ;CHECK-LABEL: uaba_16b: |
| ;CHECK: uaba.16b |
| %tmp1 = load <16 x i8>, <16 x i8>* %A |
| %tmp2 = load <16 x i8>, <16 x i8>* %B |
| %tmp3 = call <16 x i8> @llvm.aarch64.neon.uabd.v16i8(<16 x i8> %tmp1, <16 x i8> %tmp2) |
| %tmp4 = load <16 x i8>, <16 x i8>* %C |
| %tmp5 = add <16 x i8> %tmp3, %tmp4 |
| ret <16 x i8> %tmp5 |
| } |
| |
| define <4 x i16> @uaba_4h(<4 x i16>* %A, <4 x i16>* %B, <4 x i16>* %C) nounwind { |
| ;CHECK-LABEL: uaba_4h: |
| ;CHECK: uaba.4h |
| %tmp1 = load <4 x i16>, <4 x i16>* %A |
| %tmp2 = load <4 x i16>, <4 x i16>* %B |
| %tmp3 = call <4 x i16> @llvm.aarch64.neon.uabd.v4i16(<4 x i16> %tmp1, <4 x i16> %tmp2) |
| %tmp4 = load <4 x i16>, <4 x i16>* %C |
| %tmp5 = add <4 x i16> %tmp3, %tmp4 |
| ret <4 x i16> %tmp5 |
| } |
| |
| define <8 x i16> @uaba_8h(<8 x i16>* %A, <8 x i16>* %B, <8 x i16>* %C) nounwind { |
| ;CHECK-LABEL: uaba_8h: |
| ;CHECK: uaba.8h |
| %tmp1 = load <8 x i16>, <8 x i16>* %A |
| %tmp2 = load <8 x i16>, <8 x i16>* %B |
| %tmp3 = call <8 x i16> @llvm.aarch64.neon.uabd.v8i16(<8 x i16> %tmp1, <8 x i16> %tmp2) |
| %tmp4 = load <8 x i16>, <8 x i16>* %C |
| %tmp5 = add <8 x i16> %tmp3, %tmp4 |
| ret <8 x i16> %tmp5 |
| } |
| |
| define <2 x i32> @uaba_2s(<2 x i32>* %A, <2 x i32>* %B, <2 x i32>* %C) nounwind { |
| ;CHECK-LABEL: uaba_2s: |
| ;CHECK: uaba.2s |
| %tmp1 = load <2 x i32>, <2 x i32>* %A |
| %tmp2 = load <2 x i32>, <2 x i32>* %B |
| %tmp3 = call <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32> %tmp1, <2 x i32> %tmp2) |
| %tmp4 = load <2 x i32>, <2 x i32>* %C |
| %tmp5 = add <2 x i32> %tmp3, %tmp4 |
| ret <2 x i32> %tmp5 |
| } |
| |
| define <4 x i32> @uaba_4s(<4 x i32>* %A, <4 x i32>* %B, <4 x i32>* %C) nounwind { |
| ;CHECK-LABEL: uaba_4s: |
| ;CHECK: uaba.4s |
| %tmp1 = load <4 x i32>, <4 x i32>* %A |
| %tmp2 = load <4 x i32>, <4 x i32>* %B |
| %tmp3 = call <4 x i32> @llvm.aarch64.neon.uabd.v4i32(<4 x i32> %tmp1, <4 x i32> %tmp2) |
| %tmp4 = load <4 x i32>, <4 x i32>* %C |
| %tmp5 = add <4 x i32> %tmp3, %tmp4 |
| ret <4 x i32> %tmp5 |
| } |
| |
| ; Scalar FABD |
| define float @fabds(float %a, float %b) nounwind { |
| ; CHECK-LABEL: fabds: |
| ; CHECK: fabd s0, s0, s1 |
| %vabd.i = tail call float @llvm.aarch64.sisd.fabd.f32(float %a, float %b) nounwind |
| ret float %vabd.i |
| } |
| |
| define double @fabdd(double %a, double %b) nounwind { |
| ; CHECK-LABEL: fabdd: |
| ; CHECK: fabd d0, d0, d1 |
| %vabd.i = tail call double @llvm.aarch64.sisd.fabd.f64(double %a, double %b) nounwind |
| ret double %vabd.i |
| } |
| |
| declare double @llvm.aarch64.sisd.fabd.f64(double, double) nounwind readnone |
| declare float @llvm.aarch64.sisd.fabd.f32(float, float) nounwind readnone |
| |
| define float @fabds_from_fsub_fabs(float %a, float %b) nounwind { |
| ; CHECK-LABEL: fabds_from_fsub_fabs: |
| ; CHECK: fabd s0, s0, s1 |
| %sub = fsub float %a, %b |
| %abs = tail call float @llvm.fabs.f32(float %sub) |
| ret float %abs |
| } |
| |
| define double @fabdd_from_fsub_fabs(double %a, double %b) nounwind { |
| ; CHECK-LABEL: fabdd_from_fsub_fabs: |
| ; CHECK: fabd d0, d0, d1 |
| %sub = fsub double %a, %b |
| %abs = tail call double @llvm.fabs.f64(double %sub) |
| ret double %abs |
| } |
| |
| declare float @llvm.fabs.f32(float) nounwind readnone |
| declare double @llvm.fabs.f64(double) nounwind readnone |
| |
| define <2 x i64> @uabdl_from_extract_dup(<4 x i32> %lhs, i32 %rhs) { |
| ; CHECK-LABEL: uabdl_from_extract_dup: |
| ; CHECK-NOT: ext.16b |
| ; CHECK: uabdl2.2d |
| %rhsvec.tmp = insertelement <2 x i32> undef, i32 %rhs, i32 0 |
| %rhsvec = insertelement <2 x i32> %rhsvec.tmp, i32 %rhs, i32 1 |
| |
| %lhs.high = shufflevector <4 x i32> %lhs, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| |
| %res = tail call <2 x i32> @llvm.aarch64.neon.uabd.v2i32(<2 x i32> %lhs.high, <2 x i32> %rhsvec) nounwind |
| %res1 = zext <2 x i32> %res to <2 x i64> |
| ret <2 x i64> %res1 |
| } |
| |
| define <2 x i64> @sabdl_from_extract_dup(<4 x i32> %lhs, i32 %rhs) { |
| ; CHECK-LABEL: sabdl_from_extract_dup: |
| ; CHECK-NOT: ext.16b |
| ; CHECK: sabdl2.2d |
| %rhsvec.tmp = insertelement <2 x i32> undef, i32 %rhs, i32 0 |
| %rhsvec = insertelement <2 x i32> %rhsvec.tmp, i32 %rhs, i32 1 |
| |
| %lhs.high = shufflevector <4 x i32> %lhs, <4 x i32> undef, <2 x i32> <i32 2, i32 3> |
| |
| %res = tail call <2 x i32> @llvm.aarch64.neon.sabd.v2i32(<2 x i32> %lhs.high, <2 x i32> %rhsvec) nounwind |
| %res1 = zext <2 x i32> %res to <2 x i64> |
| ret <2 x i64> %res1 |
| } |
| |
| define <2 x i32> @abspattern1(<2 x i32> %a) nounwind { |
| ; CHECK-LABEL: abspattern1: |
| ; CHECK: abs.2s |
| ; CHECK-NEXT: ret |
| %tmp1neg = sub <2 x i32> zeroinitializer, %a |
| %b = icmp sge <2 x i32> %a, zeroinitializer |
| %abs = select <2 x i1> %b, <2 x i32> %a, <2 x i32> %tmp1neg |
| ret <2 x i32> %abs |
| } |
| |
| define <4 x i16> @abspattern2(<4 x i16> %a) nounwind { |
| ; CHECK-LABEL: abspattern2: |
| ; CHECK: abs.4h |
| ; CHECK-NEXT: ret |
| %tmp1neg = sub <4 x i16> zeroinitializer, %a |
| %b = icmp sgt <4 x i16> %a, zeroinitializer |
| %abs = select <4 x i1> %b, <4 x i16> %a, <4 x i16> %tmp1neg |
| ret <4 x i16> %abs |
| } |
| |
| define <8 x i8> @abspattern3(<8 x i8> %a) nounwind { |
| ; CHECK-LABEL: abspattern3: |
| ; CHECK: abs.8b |
| ; CHECK-NEXT: ret |
| %tmp1neg = sub <8 x i8> zeroinitializer, %a |
| %b = icmp slt <8 x i8> %a, zeroinitializer |
| %abs = select <8 x i1> %b, <8 x i8> %tmp1neg, <8 x i8> %a |
| ret <8 x i8> %abs |
| } |
| |
| define <4 x i32> @abspattern4(<4 x i32> %a) nounwind { |
| ; CHECK-LABEL: abspattern4: |
| ; CHECK: abs.4s |
| ; CHECK-NEXT: ret |
| %tmp1neg = sub <4 x i32> zeroinitializer, %a |
| %b = icmp sge <4 x i32> %a, zeroinitializer |
| %abs = select <4 x i1> %b, <4 x i32> %a, <4 x i32> %tmp1neg |
| ret <4 x i32> %abs |
| } |
| |
| define <8 x i16> @abspattern5(<8 x i16> %a) nounwind { |
| ; CHECK-LABEL: abspattern5: |
| ; CHECK: abs.8h |
| ; CHECK-NEXT: ret |
| %tmp1neg = sub <8 x i16> zeroinitializer, %a |
| %b = icmp sgt <8 x i16> %a, zeroinitializer |
| %abs = select <8 x i1> %b, <8 x i16> %a, <8 x i16> %tmp1neg |
| ret <8 x i16> %abs |
| } |
| |
| define <16 x i8> @abspattern6(<16 x i8> %a) nounwind { |
| ; CHECK-LABEL: abspattern6: |
| ; CHECK: abs.16b |
| ; CHECK-NEXT: ret |
| %tmp1neg = sub <16 x i8> zeroinitializer, %a |
| %b = icmp slt <16 x i8> %a, zeroinitializer |
| %abs = select <16 x i1> %b, <16 x i8> %tmp1neg, <16 x i8> %a |
| ret <16 x i8> %abs |
| } |
| |
| define <2 x i64> @abspattern7(<2 x i64> %a) nounwind { |
| ; CHECK-LABEL: abspattern7: |
| ; CHECK: abs.2d |
| ; CHECK-NEXT: ret |
| %tmp1neg = sub <2 x i64> zeroinitializer, %a |
| %b = icmp sle <2 x i64> %a, zeroinitializer |
| %abs = select <2 x i1> %b, <2 x i64> %tmp1neg, <2 x i64> %a |
| ret <2 x i64> %abs |
| } |